

April 1988 Revised September 2000

#### 74F299

# Octal Universal Shift/Storage Register with Common Parallel I/O Pins

#### **General Description**

The 74F299 is an 8-bit universal shift/storage register with 3-STATE outputs. Four modes of operation are possible: hold (store), shift left, shift right and load data. The parallel load inputs and flip-flop outputs are multiplexed to reduce the total number of package pins. Additional outputs,  $Q_0\text{-}Q_7$ , are provided to allow easy serial cascading. A separate active LOW Master Reset is used to reset the register.

#### **Features**

- Common parallel I/O for reduced pin count
- Additional serial inputs and outputs for expansion
- Four operating modes: shift left, shift right, load and store
- 3-STATE outputs for bus-oriented applications
- Guaranteed 4000V minimum ESD protection

#### **Ordering Code:**

| Order Number | Package Number | Package Description                                                       |
|--------------|----------------|---------------------------------------------------------------------------|
| 74F299SC     | M20B           | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide |
| 74F299SJ     | M20D           | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide             |
| 74F299PC     | N20A           | 20-Lead Plastic Dual-In-Line Package (PDIP) JEDEC MS-001_0.300 Wide       |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

#### **Logic Symbols**





#### **Connection Diagram**



### **Unit Loading/Fan Out**

| Pin Names                             | Description                                  | U.L.         | Input I <sub>IH</sub> /I <sub>IL</sub>  |  |
|---------------------------------------|----------------------------------------------|--------------|-----------------------------------------|--|
| FIII Names                            | Description                                  | HIGH/LOW     | Output I <sub>OH</sub> /I <sub>OL</sub> |  |
| CP                                    | Clock Pulse Input (Active Rising Edge)       | 1.0/1.0      | 20 μA/-0.6 mA                           |  |
| DS <sub>0</sub>                       | Serial Data Input for Right Shift            | 1.0/1.0      | 20 μA/–0.6 mA                           |  |
| DS <sub>7</sub>                       | Serial Data Input for Left Shift             | 1.0/1.0      | 20 μA/–0.6 mA                           |  |
| S <sub>0</sub> , S <sub>1</sub>       | Mode Select Inputs                           | 1.0/2.0      | 20 μA/–1.2 mA                           |  |
| MR                                    | Asynchronous Master Reset Input (Active LOW) | 1.0/1.0      | 20 μA/-0.6 mA                           |  |
| $\overline{OE}_1$ , $\overline{OE}_2$ | 3-STATE Output Enable Inputs (Active LOW)    | 1.0/1.0      | 20 μA/-0.6 mA                           |  |
| I/O <sub>0</sub> –I/O <sub>7</sub>    | Parallel Data Inputs or                      | 3.5/1.083    | 70 μA/–0.65 mA                          |  |
|                                       | 3-STATE Parallel Outputs                     | 150/40(33.3) | -3 mA/24 mA (20 mA)                     |  |
| Q <sub>0</sub> , Q <sub>7</sub>       | Serial Outputs                               | 50/33.3      | −1 mA/20 mA                             |  |

#### **Functional Description**

The 74F299 contains eight edge-triggered D-type flip-flops and the interstage logic necessary to perform synchronous shift left, shift right, parallel load and hold operations. The type of operation is determined by  $S_0$  and  $S_1$ , as shown in the Mode Select Table. All flip-flop outputs are brought out through 3-STATE buffers to separate I/O pins that also serve as data inputs in the parallel load mode.  $Q_0$  and  $Q_7$ are also brought out on other pins for expansion in serial shifting of longer words.

A LOW signal on MR overrides the Select and CP inputs and resets the flip-flops. All other state changes are initiated by the rising edge of the clock. Inputs can change when the clock is in either state provided only that the recommended setup and hold times, relative to the rising edge of CP, are observed.

A HIGH signal on either  $\overline{\text{OE}}_1$  or  $\overline{\text{OE}}_2$  disables the 3-STATE buffers and puts the I/O pins in the high impedance state. In this condition the shift, hold, load and reset operations can still occur. The 3-STATE outputs are also disabled by HIGH signals on both S<sub>0</sub> and S<sub>1</sub> in preparation for a parallel load operation.

#### **Mode Select Table**

| Inputs |                |                | Response |                                                                    |  |  |  |  |  |
|--------|----------------|----------------|----------|--------------------------------------------------------------------|--|--|--|--|--|
| MR     | S <sub>1</sub> | S <sub>0</sub> | СР       | Response                                                           |  |  |  |  |  |
| L      | Χ              | Χ              | Χ        | Asynchronous Reset; Q <sub>0</sub> –Q <sub>7</sub> = LOW           |  |  |  |  |  |
|        |                |                |          | Parallel Load; $I/O_n \rightarrow Q_n$                             |  |  |  |  |  |
| Н      | L              | Н              | _        | Shift Right; $DS_0 \rightarrow Q_0$ , $Q_0 \rightarrow Q_1$ , etc. |  |  |  |  |  |
| Н      | Н              | L              | _        | Shift Left; $DS_7 \rightarrow Q_7$ , $Q_7 \rightarrow Q_6$ , etc.  |  |  |  |  |  |
| Н      | L              | L              | Χ        | Hold                                                               |  |  |  |  |  |

- H = HIGH Voltage Level
- L = LOW Voltage Level
- ∠ = LOW-to-HIGH Clock Transition

#### **Logic Diagram**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

#### **Absolute Maximum Ratings**(Note 1)

 $\begin{array}{ll} \mbox{Storage Temperature} & -65^{\circ}\mbox{C to } +150^{\circ}\mbox{C} \\ \mbox{Ambient Temperature under Bias} & -55^{\circ}\mbox{C to } +125^{\circ}\mbox{C} \\ \end{array}$ 

Junction Temperature under Bias -55°C to +150°C

 $\begin{array}{lll} \text{V}_{\text{CC}} \text{ Pin Potential to Ground Pin} & -0.5 \text{V to } +7.0 \text{V} \\ \text{Input Voltage (Note 2)} & -0.5 \text{V to } +7.0 \text{V} \\ \text{Input Current (Note 2)} & -30 \text{ mA to } +5.0 \text{ mA} \\ \text{ESD Last Passing Voltage (Min)} & 4000 \text{V} \end{array}$ 

Voltage Applied to Output

in HIGH State (with  $V_{CC} = 0V$ )

Standard Output  $-0.5 \text{V to V}_{\text{CC}}$ 

3-STATE Output

 $\begin{array}{ll} \mbox{Current Applied to Output} & -0.5\mbox{V to } +5.5\mbox{V} \\ \mbox{in LOW State (Max)} & \mbox{twice the rated I}_{\mbox{OL}} \mbox{ (mA)} \\ \end{array}$ 

# Recommended Operating Conditions

Free Air Ambient Temperature 0°C to +70°C Supply Voltage +4.5V to +5.5V

**Note 1:** Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

 $\textbf{Note 2:} \ \textbf{Either voltage limit or current limit is sufficient to protect inputs.}$ 

#### **DC Electrical Characteristics**

| Symbol            | Parameter                    |                     | Min  | Тур | Max  | Units | v <sub>cc</sub> | Conditions                                                                                                         |
|-------------------|------------------------------|---------------------|------|-----|------|-------|-----------------|--------------------------------------------------------------------------------------------------------------------|
| V <sub>IH</sub>   | Input HIGH Voltage           |                     | 2.0  |     |      | V     |                 | Recognized as a HIGH Signal                                                                                        |
| V <sub>IL</sub>   | Input LOW Voltage            |                     |      |     | 0.8  | V     |                 | Recognized as a LOW Signal                                                                                         |
| V <sub>CD</sub>   | Input Clamp Diode Voltage    |                     |      |     | -1.2 | V     | Min             | I <sub>IN</sub> = -18 mA                                                                                           |
| V <sub>OH</sub>   | Output HIGH                  | 10% V <sub>CC</sub> | 2.5  |     |      |       |                 | $I_{OH} = -1 \text{ mA } (Q_0, Q_7, I/O_n)$                                                                        |
|                   | Voltage                      | 10% V <sub>CC</sub> | 2.4  |     |      | V     | Min I           | $I_{OH} = -3 \text{ mA } (I/O_n)$                                                                                  |
|                   |                              | 5% V <sub>CC</sub>  | 2.7  |     |      | V     |                 | $I_{OH} = -1 \text{ mA } (Q_0, Q_7, I/O_n)$                                                                        |
|                   |                              | $5\% V_{CC}$        | 2.7  |     |      |       |                 | $I_{OH} = -3 \text{ mA } (I/O_n)$                                                                                  |
| V <sub>OL</sub>   | Output LOW                   | 10% V <sub>CC</sub> |      |     | 0.5  | V     | Min             | $I_{OL} = 20 \text{ mA } (Q_0, Q_7)$                                                                               |
|                   | Voltage                      | 10% V <sub>CC</sub> |      |     | 0.5  | V     | IVIIII          | $I_{OL} = 24 \text{ mA } (I/O_n)$                                                                                  |
| I <sub>IH</sub>   | Input HIGH                   |                     |      |     | E 0  |       | Mov             | $V_{IN} = 2.7V$ (CP, DS <sub>0</sub> , DS <sub>7</sub> , S <sub>0</sub> , S <sub>1</sub> ,                         |
|                   | Current                      |                     |      |     | 5.0  | μΑ    | Max             | $\overline{MR}$ , $\overline{OE}_1$ , $\overline{OE}_2$ )                                                          |
| I <sub>BVI</sub>  | Input HIGH Current           |                     |      |     | 7.0  |       | Max             | V <sub>IN</sub> = 7.0V (CP, DS <sub>0</sub> , DS <sub>7</sub> , S <sub>0</sub> , S <sub>1</sub> ,                  |
|                   | Breakdown Test               |                     |      |     | 7.0  | μΑ    | IVIAX           | $\overline{MR}$ , $\overline{OE}_1$ , $\overline{OE}_2$ )                                                          |
| I <sub>BVIT</sub> | Input HIGH Current           |                     |      |     | 0.5  | mA    | Max             | $V_{IN} = 5.5V (I/O_n)$                                                                                            |
|                   | Breakdown Test (I/O)         |                     |      |     | 0.5  | IIIA  | IVIAX           | $V_{IN} = 5.5 V (I/O_n)$                                                                                           |
| I <sub>CEX</sub>  | Output HIGH                  |                     |      |     | 50   |       | Max             | V -V                                                                                                               |
|                   | Leakage Current              |                     |      |     | 50   | μΑ    | IVIAX           | $V_{OUT} = V_{CC}$                                                                                                 |
| V <sub>ID</sub>   | Input Leakage                |                     | 4.75 |     |      | V     | 0.0             | $I_{ID} = 1.9 \mu A$                                                                                               |
|                   | Test                         |                     | 4.75 |     |      | V     | 0.0             | All Other Pins Grounded                                                                                            |
| I <sub>OD</sub>   | Output Leakage               |                     |      |     | 3.75 | μА    | 0.0             | V <sub>IOD</sub> = 150 mV                                                                                          |
|                   | Circuit Current              |                     |      |     | 3.73 | μΛ    | 0.0             | All Other Pins Grounded                                                                                            |
| I <sub>IL</sub>   | Input LOW Current            |                     |      |     | -0.6 |       |                 | $V_{IN} = 0.5V$ (CP, DS <sub>0</sub> , DS <sub>7</sub> , $\overline{MR}$ , $\overline{OE}_1$ , $\overline{OE}_2$ ) |
|                   | ,                            |                     |      |     | -1.2 | mA    | Max             | $V_{IN} = 0.5V (S_0, S_1)$                                                                                         |
| I <sub>IH</sub> + | Output Leakage               |                     |      |     |      |       |                 |                                                                                                                    |
| I <sub>OZH</sub>  | Current                      |                     |      |     | 70   | μА    | Max             | $V_{I/O} = 2.7V (I/O_n)$                                                                                           |
| I <sub>IL</sub> + | Output Leakage               |                     |      |     |      |       |                 |                                                                                                                    |
| I <sub>OZL</sub>  | Current                      |                     |      |     | -650 | μΑ    | Max             | $V_{I/O} = 0.5V (I/O_n)$                                                                                           |
| I <sub>OS</sub>   | Output Short-Circuit Current |                     | -60  |     | -150 | mA    | Max             | V <sub>OUT</sub> = 0V                                                                                              |
| I <sub>ZZ</sub>   | Bus Drainage Test            |                     |      |     | 500  | μА    | 0.0V            | V <sub>OUT</sub> = 5.25V                                                                                           |
| I <sub>CCH</sub>  | Power Supply Current         |                     |      | 68  | 95   | mA    | Max             | V <sub>O</sub> = HIGH                                                                                              |
| I <sub>CCL</sub>  | Power Supply Current         |                     |      | 68  | 95   | mA    | Max             | V <sub>O</sub> = LOW                                                                                               |
| I <sub>CCZ</sub>  | Power Supply Current         |                     |      | 68  | 95   | mA    | Max             | V <sub>O</sub> = HIGH Z                                                                                            |

|                  |                                        |     | $T_A = +25^{\circ}C$  |      | T <sub>A</sub> = -55°C | C to +125°C | $T_A = 0 \text{ to } +70^{\circ}\text{C}$ $V_{CC} = 5.0\text{V}$ $C_L = 50 \text{ pF}$ |      |       |
|------------------|----------------------------------------|-----|-----------------------|------|------------------------|-------------|----------------------------------------------------------------------------------------|------|-------|
|                  |                                        |     | $V_{CC} = 5.0V$       |      | V <sub>CC</sub>        | = 5.0V      |                                                                                        |      | Units |
| Symbol           | Parameter                              |     | $C_L = 50 \text{ pF}$ |      | C <sub>L</sub> =       | 50 pF       |                                                                                        |      |       |
|                  |                                        | Min | Тур                   | Max  | Min                    | Max         | Min                                                                                    | Max  | 1     |
| f <sub>MAX</sub> | Maximum Input Frequency                | 70  | 100                   |      | 85                     |             | 70                                                                                     |      | MHz   |
| t <sub>PLH</sub> | Propagation Delay                      | 4.0 | 7.0                   | 8.0  | 4.0                    | 9.0         | 4.0                                                                                    | 8.5  |       |
| t <sub>PHL</sub> | CP to Q <sub>0</sub> or Q <sub>7</sub> | 4.5 | 6.5                   | 8.0  | 4.5                    | 9.5         | 4.5                                                                                    | 8.5  |       |
| t <sub>PLH</sub> | Propagation Delay                      | 3.5 | 7.0                   | 9.0  | 3.5                    | 10.0        | 3.5                                                                                    | 10.0 | ns    |
| t <sub>PHL</sub> | CP to I/O <sub>n</sub>                 | 4.0 | 8.5                   | 9.0  | 4.0                    | 11.0        | 4.0                                                                                    | 10.0 |       |
| t <sub>PHL</sub> | Propagation Delay                      | 5.5 | 7.5                   | 9.5  | 5.5                    | 12.5        | 5.5                                                                                    | 10.5 |       |
|                  | MR to Q <sub>0</sub> or Q <sub>7</sub> | 5.5 | 7.5                   | 9.5  | 5.5                    | 12.5        | 5.5                                                                                    | 10.5 |       |
| t <sub>PHL</sub> | Propagation Delay                      | 5.5 | 11.0                  | 10.0 | 5.5                    | 12.0        | 5.5                                                                                    | 10.5 | ns    |
|                  | MR to I/O <sub>n</sub>                 | 5.5 | 11.0                  | 10.0 | 5.5                    | 12.0        | 5.5                                                                                    | 10.5 |       |
| t <sub>PZH</sub> | Output Enable Time                     | 3.5 | 6.0                   | 8.0  | 3.0                    | 9.5         | 3.5                                                                                    | 9.0  |       |
| t <sub>PZL</sub> | OE to I/O <sub>n</sub>                 | 4.0 | 7.0                   | 10.0 | 4.0                    | 13.0        | 4.0                                                                                    | 11.0 |       |
| t <sub>PHZ</sub> | Output Disable Time                    | 2.0 | 4.5                   | 6.0  | 1.5                    | 7.0         | 2.0                                                                                    | 7.0  | ns    |
| t <sub>PLZ</sub> | OE to I/O <sub>n</sub>                 | 1.0 | 4.0                   | 5.5  | 1.0                    | 6.5         | 1.0                                                                                    | 6.5  |       |
| t <sub>PZH</sub> | Output Enable Time                     | 3.5 |                       | 9.0  | 3.0                    | 10.5        | 3.5                                                                                    | 10.0 |       |
| t <sub>PZL</sub> | S <sub>n</sub> to I/O <sub>n</sub>     | 4.0 |                       | 10.0 | 4.0                    | 13.0        | 4.0                                                                                    | 11.0 | ns    |
| t <sub>PHZ</sub> | Output Disable Time                    | 2.5 |                       | 6.0  | 1.5                    | 7.0         | 2.5                                                                                    | 7.0  | na    |
| t <sub>PLZ</sub> | S <sub>n</sub> to I/O <sub>n</sub>     | 1.5 |                       | 5.5  | 1.0                    | 6.5         | 1.5                                                                                    | 6.5  | ns    |

## **AC Operating Requirements**

|                    |                                                             | $T_A =$           | +25°C         | $T_A = -55^{\circ}C \text{ to } +125^{\circ}C$ $V_{CC} = 5.0V$ |     | $T_A = 0 \text{ to } +70^{\circ}\text{C}$ $V_{CC} = 5.0\text{V}$ |     | Units |
|--------------------|-------------------------------------------------------------|-------------------|---------------|----------------------------------------------------------------|-----|------------------------------------------------------------------|-----|-------|
| Symbol             | Parameter                                                   | V <sub>CC</sub> : | = <b>5.0V</b> |                                                                |     |                                                                  |     |       |
|                    |                                                             | Min               | Max           | Min                                                            | Max | Min                                                              | Max |       |
| t <sub>S</sub> (H) | Setup Time, HIGH or LOW                                     | 8.5               |               | 10.0                                                           |     | 8.5                                                              |     |       |
| $t_S(L)$           | S <sub>0</sub> or S <sub>1</sub> to CP                      | 8.5               |               | 7.5                                                            |     | 8.5                                                              |     | ns    |
| t <sub>H</sub> (H) | Hold Time, HIGH or LOW                                      | 0                 |               | 0                                                              |     | 0                                                                |     | 115   |
| $t_H(L)$           | S <sub>0</sub> or S <sub>1</sub> to CP                      | 0                 |               | 0                                                              |     | 0                                                                |     |       |
| t <sub>S</sub> (H) | Setup Time, HIGH or LOW                                     | 5.0               |               | 5.0                                                            |     | 5.0                                                              |     |       |
| t <sub>S</sub> (L) | I/O <sub>n</sub> , DS <sub>0</sub> or DS <sub>7</sub> to CP | 5.0               |               | 5.0                                                            |     | 5.0                                                              |     | ns    |
| t <sub>H</sub> (H) | Hold Time, HIGH or LOW                                      | 2.0               |               | 2.0                                                            |     | 2.0                                                              |     | 115   |
| $t_H(L)$           | I/O <sub>n</sub> , DS <sub>0</sub> or DS <sub>7</sub> to CP | 2.0               |               | 2.0                                                            |     | 2.0                                                              |     |       |
| t <sub>W</sub> (H) | CP Pulse Width                                              | 5.0               |               | 5.0                                                            |     | 5.0                                                              |     | ns    |
| $t_W(L)$           | HIGH or LOW                                                 | 5.0               |               | 5.0                                                            |     | 5.0                                                              |     | 115   |
| t <sub>W</sub> (L) | MR Pulse Width, LOW                                         | 5.0               |               | 6.0                                                            |     | 5.0                                                              |     | ns    |
| t <sub>REC</sub>   | Recovery Time, MR to CP                                     | 7.0               |               | 12.0                                                           |     | 7.0                                                              |     | ns    |



### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 2.6±0.10 0.40 TYP -A-5.01 TYP 5.3±0.10 9.27 TYP 7.8 -B-3.9 0.2 C B A ALL LEAD TIPS 10 PIN #1 IDENT.-0.6 TYP 1.27 TYP -LAND PATTERN RECOMMENDATION ALL LEAD TIPS SEE DETAIL A 0.1 C 2.1 MAX. 1.8±0.1 L 0.15±0.05 0.15-0.25 -1.27 TYP 0.35-0.51 **♦** 0.12 **⋈** C A DIMENSIONS ARE IN MILLIMETERS GAGE PLANE 0.25 NOTES: A. CONFORMS TO EIAJ EDR-7320 REGISTRATION, ESTABLISHED IN DECEMBER, 1998. B. DIMENSIONS ARE IN MILLIMETERS. C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS. 0.60±0.15-SEATING PLANE 1.25 -M20DRevB1 DETAIL A 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide Package Number M20D



20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N20A

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com